#### Department of Electronics & Communication Engineering National Institute of Technology Silchar Silchar - INDIA #### Advertisement No: NITS/Dean (RC)/ECE/640/02/2023 Applications are invited from Indian citizens for a temporary post of **Project Associate-I (PA-I)** in the Department of Electronics & Communication Engineering, NIT Silchar, Assam, for the following project. Date: 27-12-2023 | Title of the project | Design and Development of Low Power Low Latency Non-Invasive Seizer Detector System. | |--------------------------------------|--------------------------------------------------------------------------------------| | SponsoredAgency | Ministry of electronics & Information Technology (MeitY), Government of India | | Projectsanctionnumber | EE-9/2/2021-R&D-EDated 22 May 2023 | | No. of posts | 01(one) | | Duration | 1 years and extendable till the completion of the project (10/02/2027) | | PrincipalInvestigator(P.I & C<br>PI) | o-Prof. K.L. Baishnab & Dr. Koushik Guha | GeneralInformationandTerms &Conditions | | GeneralInformationandTerms &Conditions | | | | | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|--| | 1 | Essential Qualification | M.E/M. Tech in Microelectronics & VLSI Design with minimum 8.0 CGPA with | | | | | | and experiences | good academic record from a recognized University/Institute. | | | | | | | | | | | | 2 | Desirable Experience | Knowledge of working in Linux environment, Knowledge of FPGA, Knowledge of | | | | | | for both the posts | RTL Coding in Verilog, Knowledge of FPGA Implementation, Knowledge of bio- | | | | | | | logical background related to the project work. | | | | | 3 | Salary | Rs.31000/- per month. | | | | | | | HRA along with other allowances/increment will be provided as per project/ | | | | | | | institute Norms.Candidates may also get an opportunity to pursue higher studies as | | | | | | | per Institute Norms. | | | | | 4 | Last date of receiving/ | 15th January, 2024 | | | | | • | Submission of filled | | | | | | | up application form | | | | | | 5 | Reporting | Applicants are requested to submit the signed scanned copy of theirfilled- | | | | | | | inapplication form along with CV and the all supporting documents to the | | | | | | | P.I.through email at <u>klb@ece.nits.ac.in</u> and <u>koushik@ece.nits.ac.in</u> with subject | | | | | | | line "Application for the post of Project Associate-I under MeitY projectEE-9/2/2021- | | | | | | | <i>R&amp;D-E"</i> .Callletter for shortlisted candidates will be sent through email. | | | | | 6 | | | | | | | | And venue | throughemail. | | | | | 7 | No objection certificate | Employed candidates are to submit no objection certificate from his/her | | | | | | , in the second | Employer at the time of interview. | | | | | 8 | Institute right | The Institute has the discretion to restrict the number of candidates to be called | | | | | | | for the interview on the basis of screening. No candidate may be recruited if | | | | | | | suitable candidates are not found. | | | | | 9 | Signing of the | Selected candidates shall have to sign an agreement at the time of joining. | | | | | | agreement | | | | | | 1 | agreemen | | | | | Sd/-Associate Dean(R&C) NIT Silchar. # National Institute of Technology, Silchar ## **FORMATofAPPLICATION** ### For Project Associate-I Pasterecent passport sizecolored photograph | 1. Advertise | mentno | ••••• | ••••• | da | ited: | | |----------------|------------------------------------------|-------------|---------------------------|--------------------|----------|--| | 2. Title of | the Project | | | | | | | | | | | | | | | 3. Departmen | nt: | | | | | | | 4. Name of | Name of the applicant(in block letters): | | | | | | | 5. Father's/ | . Father's/Husband'sName: | | | | | | | 6. Date of B | irth(DD-MM-YYYY | ): | | | | | | 7. Postal Ad | ldress: | | | | | | | | | | | | | | | E-mail: | Pho | ne no.: | | | | | | | | ne no | | | | | | 8. Permane | nt Address: | | | | | | | | | | | | | | | 9. Nationalit | y: | | | | | | | 10. Marital St | catus: | | | | | | | 11.Whether | belongs to SC/ST/P | H/OBC:(If | yes, attach c | ertificate | e): | | | 12. Educatio | nal Qualification: (S | Starting fr | om Class X) | | | | | Exam Passed | Board/ University | Division | %age of<br>Marks/CG<br>PA | Year of<br>Passing | Subjects | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## 13. Details of employments: | Sl.<br>No. | Name of the<br>Organization | Nameofthe<br>post | Period | Scale of pay and present pay | Nature of duty | |------------|-----------------------------|-------------------|--------|------------------------------|----------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 14. Any other relevant information that you may like to furnish: ### Declaration | I declare that the above information | n is true and correct to the best of my knowledge | |--------------------------------------|---------------------------------------------------| | and belief. | | | | | | Date: | | | Place | Signature of the applicant |